Demo

Verification Engineer (6500-1033)

Achronix Semiconductor Corporation
Santa Clara, CA Full Time
POSTED ON 4/23/2025
AVAILABLE BEFORE 5/2/2025
Job Description

Job Description/Responsibilities

Responsibilities

The successful candidate will contribute to the verification and validation of FPGA cores and related ASIC subsystems implemented in modern FPGA technology nodes (7nm and below). Responsibilities include the following:

  • Verify ASIC logic subsystems developed for high-speed networking and data center applications for inclusion in modern FPGAs
  • Define, draft and review verification documents and test plans in collaboration with the design team
  • Create automated processes for both block- and system-level development and verification
  • Implement functional coverage and enhance the testbench to ensure coverage closure
  • Contribute to customer deliverables related to verification and device modeling
  • Collaborate with internal and external team members on architectural decisions, development flows and methodologies
  • Contribute to device bring-up and post-silicon validation

Required Skills

  • Experience with modern pre-silicon verification techniques, especially including SystemVerilog, UVM, constraint-random and functional coverage methodologies
  • Complete understanding of verification life cycle and ability to create and execute comprehensive verification plans
  • Working knowledge of AXI, PCIe, CXL, Ethernet, DDR, or HBM
  • Experience with scripting languages such as Python, Tcl, or Perl
  • Strong technical writing and communication (verbal) skills

Preferred Skills

  • Knowledge and familiarity with FPGA design flows including FPGA synthesis, place and route, timing closure, and debug tools

Education and Experience

  • A minimum of 7 years of experience.
  • Bachelor or Master’s degree in Computer or Electrical Engineering.

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Verification Engineer (6500-1033)?

Sign up to receive alerts about other jobs on the Verification Engineer (6500-1033) career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$56,898 - $76,005
Income Estimation: 
$96,211 - $107,713
Income Estimation: 
$206,482 - $238,005
Income Estimation: 
$203,023 - $231,364
Income Estimation: 
$77,439 - $91,585
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Achronix Semiconductor Corporation

Achronix Semiconductor Corporation
Hired Organization Address Santa Clara, CA Full Time
Achronix Semiconductor Corporation is a fabless semiconductor corporation based in Santa Clara, California, offering hig...

Not the job you're looking for? Here are some other Verification Engineer (6500-1033) jobs in the Santa Clara, CA area that may be a better fit.

Verification Engineer

CyberCoders, San Jose, CA

Verification Engineer

Achronix Semiconductor, Santa Clara, CA

AI Assistant is available now!

Feel free to start your new journey!