Demo

FPGA Design -Digital Engineers with Security Clearance

Advanced Software Design
Chandler, AZ Full Time
POSTED ON 3/8/2025
AVAILABLE BEFORE 6/6/2025

FPGA Design Engineers to be involved in full life-cycle product development of launch vehicle avionics and test system design. In this role, you will identify, investigate, design, and develop programmable logic solutions, in FPGAs or CPLDs, for digital electronic equipment using VHSIC Hardware Description Language (VHDL) to solve a variety of technical challenges. You will test programmable logic designs in the lab using custom and / or industry standard tools and equipment to analyze performance and verify functionality meets established design requirements. This position is for either a Principal Engineer or Senior Principal Engineer Digital : Basic Qualifications for Principal Engineer Digital :

  • B.S. degree in Electrical Engineering (Computer or Electrical), or related field with a minimum of 5 years of relevant professional work experience OR a M.S. degree with a minimum of 3 years of relevant professional work experience in EE / CE including experience in programmable logic design.
  • Recent experience with Hardware Description Language (VHDL) and formal verification (OSVVM preferred) for FPGAs, CPLDs and / or ASICs.
  • Ability to work in teams and communicate clearly across various levels of engineers
  • Ability to translate system performance and operational specifications into programmable logic requirements, design specifications, test specifications, and users’ guides.
  • US Citizenship with the ability to obtain and maintain a Security Clearance Preferred Qualifications :
  • Active DOD Secret Clearance
  • Experience with Electronic Design Automation (EDA) Tools : Mentor Graphics ModelSim / QuestaSim, Radiant (Lattice), Vivado / ISE (Xilinx), Libero (Microsemi) Preferred candidate will have familiarity with :
  • Communication protocols (UART, SPI, I2C, 1-Wire, Ethernet, AXI, APB, SpaceWire);
  • Fixed-point math fundamentals;
  • Static timing analysis and timing closure (setup and hold, slack, skew, etc.);
  • Asynchronous clock domain crossing and general metastability mitigation techniques;
  • Test-bench development, including timing-accurate bus functional models, complete functional coverage, etc.
  • Working in an Agile project format, team-based environment, including Jira and Git environments.
  • Formal verification with OSVVM Basic Qualifications for Sr. Principal Engineer Digital :
  • B.S. degree in Electrical Engineering (Computer or Electrical), or related field with a minimum of 7 years of relevant professional work experience OR M.S. degree in EE / CE with 5 years of relevant professional work experience.
  • Recent experience with Hardware Description Language (VHDL) and formal verification (OSVVM preferred) for FPGAs, CPLDs and / or ASICs.
  • Ability to work in teams and communicate clearly across various levels of engineers
  • Ability to translate system performance and operational specifications into programmable logic requirements, design specifications, test specifications, and users’ guides.
  • US Citizenship with the ability to obtain and maintain Security Clearance Preferred Qualifications :
  • Active DOD Secret Clearance
  • A strong team player who also can work independently
  • Significant recent experience with VHISC Hardware Description Language (VHDL) and verification (OSVVM preferred) for FPGAs, CPLDs and / or ASICs. Preferred candidate will have familiarity with :
  • Electronic Design Automation (EDA) Tools : Mentor Graphics ModelSim / QuestaSim, Radiant (Lattice), Vivado / ISE (Xilinx), Libero (Microsemi)
  • Communication protocols (UART, SPI, I2C, 1-Wire, Ethernet, AXI, APB, SpaceWire);
  • Fixed point math fundamentals;
  • Static timing analysis and timing closure (setup and hold, slack, skew, etc.);
  • Asynchronous clock domain crossing and general metastability mitigation techniques;
  • Test-bench development, including timing-accurate bus functional models, complete functional coverage, etc.
  • Microprocessor (PowerPC, Intel–based, SoC) designs
  • Development in MATLAB / Simulink
  • High level programming languages (C / C )
  • Working in an Agile project format, team-based environment, including Jira and Git environments.
  • Formal verification with OSVVM

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a FPGA Design -Digital Engineers with Security Clearance?

Sign up to receive alerts about other jobs on the FPGA Design -Digital Engineers with Security Clearance career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$77,439 - $91,585
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$206,482 - $238,005
Income Estimation: 
$77,439 - $91,585
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Advanced Software Design

Advanced Software Design
Hired Organization Address Charles, LA Full Time
SR INDUSTRAL ENGINEER / PROGRAM SCHEDULER (IMS) ASD is looking for an Industrial Engineer / Program Scheduler to support...
Advanced Software Design
Hired Organization Address Redondo, CA Full Time
WORK SHIFT : 7AM-4 : 30PM M-TH, 7AM-3 : 30PM working Friday TRAVEL : Up to 10%, Mostly up to Palmdale via Northrop Priva...
Advanced Software Design
Hired Organization Address Melbourne, FL Full Time
Chemical Handler 3 - Industrial Safety- HAZMAT- Melbourne FL Performs a variety of tasks in the controlling and monitori...
Advanced Software Design
Hired Organization Address Goleta, CA Full Time
Description – Develops manufacturing processes that are applicable to statistical process control, and may develop those...

Not the job you're looking for? Here are some other FPGA Design -Digital Engineers with Security Clearance jobs in the Chandler, AZ area that may be a better fit.

Electrical Design Engineer with Security Clearance

Advanced Software Design, Chandler, AZ

CAD Designer 3 with Security Clearance

Advanced Software Design, Chandler, AZ

AI Assistant is available now!

Feel free to start your new journey!