Demo

Design Verification Engineer

Apple
Waltham, MA Full Time
POSTED ON 12/31/2024
AVAILABLE BEFORE 2/28/2025

Summary

Posted:
Role Number:200583312
Apple is an Equal Opportunity Employer that is committed to inclusion and diversity. We also take affirmative action to offer employment and advancement opportunities to all applicants, including minorities, women, protected veterans, and individuals with disabilities. Apple will not discriminate or retaliate against applicants who inquire about, disclose, or discuss their compensation or that of other applicants. At Apple, we work every single day to craft products that enrich people’s lives. Do you love working on challenges that no one has solved yet? Do you like changing the game? We have an opportunity for an unusually hardworking design verification engineer. As a member of our multifaceted group, you will have the rare and great opportunity to craft upcoming products that will delight and encourage millions of Apple’s customers every single day. This role is for a DV engineer who will enable us to produce fully functional first silicon for Analog/Digital mixed-signal designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.

Description

In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage. Furthermore, you will learn to develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling all features under your care, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage.

Minimum Qualifications

  • BS degree in technical discipline with minimum 3 years of relevant experience.

Key Qualifications

Preferred Qualifications

  • Deep knowledge of SystemVerilog and UVM
  • Deep knowledge in developing scalable and portable test-benches
  • Proven experience with verification methodologies and tools such as simulators, waveform viewers
  • Build and run automation, coverage collection, gate level simulations
  • Some UVM knowledge, C/C level knowledge
  • Deep experience with serial protocols such as PCIe or USB, parallel protocol such as DDR
  • Basic knowledge of formal verification methodology
  • Some experience with power-aware (UPF) or similar verification methodology
  • Knowledge of one of the scripting languages such as Python, Perl, TCL

Education & Experience

Additional Requirements

  • Apple is an equal opportunity employer that is committed to inclusion and diversity. We take affirmative action to ensure equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant.

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Design Verification Engineer?

Sign up to receive alerts about other jobs on the Design Verification Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$74,832 - $90,893
Income Estimation: 
$86,835 - $106,101
Income Estimation: 
$77,439 - $91,585
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$206,482 - $238,005
Income Estimation: 
$203,023 - $231,364

Sign up to receive alerts about other jobs with skills like those required for the Design Verification Engineer.

Click the checkbox next to the jobs that you are interested in.

  • Architecture Skill

    • Income Estimation: $126,605 - $188,211
    • Income Estimation: $126,585 - $159,022
  • Brand Management Skill

    • Income Estimation: $126,194 - $181,510
    • Income Estimation: $131,137 - $174,711
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Apple

Apple
Hired Organization Address Seattle, WA Full Time
Technical Program Manager, Information Security We are looking for an outstanding Technical Program Manager to join AIS ...
Apple
Hired Organization Address San Diego, CA Full Time
Summary Posted: Oct 30, 2024 Role Number: 200576611 Imagine what you could do here. At Apple, new ideas have a way of be...
Apple
Hired Organization Address Cupertino, CA Full Time
Manager, Creative Production and Creative Development Cupertino,California,United States Marketing Imagine how you could...
Apple
Hired Organization Address Sunnyvale, CA Full Time
Technical Program Manager, Information Security We are looking for an outstanding Technical Program Manager to join AIS ...

Not the job you're looking for? Here are some other Design Verification Engineer jobs in the Waltham, MA area that may be a better fit.

Senior FPGA Design Verification Engineer

Career Renew, Dedham, MA

AI Assistant is available now!

Feel free to start your new journey!