Demo

FE Design and Timing Analysis Engineer

Apple
Sunnyvale, CA Full Time
POSTED ON 1/2/2025
AVAILABLE BEFORE 3/2/2025

Summary

Posted:
Role Number:200576053
Come and join Apple’s growing wireless silicon development team. Our wireless SoC organization is responsible for all aspects of wireless silicon development, emphasizing highly energy-efficient design and new technologies that transform the user experience at the product level. All of this is driven by a world-class vertically integrated engineering team spanning RF/Analog architecture and design, Systems/PHY/MAC architecture and design, VLSI/RTL design and integration, Emulation, Design Verification, Test and Validation, and FW/SW engineering. If you enjoy a fast-paced and challenging environment, collaborate with people across different functional areas, and thrive during crisis times, we encourage you to apply.

Description

As a Front End and Timing Analysis Engineer, you will be involved with all phases of implementing high performance, low power wireless SoCs from RTL to delivery of our final GDSII. Your responsibilities include, but are not limited to: • Generate chip or block level static timing constraints. • Synthesize design with UPF/DFT/BIST. • Close timing on critical blocks by working with design and PD teams. • Perform timing optimization and implement the design for functionality. • Generate and implement functional ECOs. • Run static timing analysis flows at chip/block level and provide guidelines to fix violations to other designers. • Participate in establishing/improving CAD and design flow methodologies. • Work with multi-disciplinary groups to make sure designs are delivered on time and with the highest quality by incorporating proper checks at every stage of the design process.

Minimum Qualifications

  • Bachelors and 10 years of relevant industry experience.
  • Knowledge of the ASIC design flow, synthesis, static timing analysis, RTL to Post Synthesis netlist.
  • Exposure to industry standard Timing, Logic Equivalence, Physical Design and Synthesis tools.
  • Proficient in scripting in TCL, Perl or Python.
  • Knowledge of basic SoC Architecture and HDL languages like Verilog / System Verilog to collaborate with our logic design team for timing fixes and functional ECOs.

Key Qualifications

Preferred Qualifications

  • Hands-on experience in timing/SDC constraints generation, analysis, and management.
  • Knowledge of timing corners, operating conditions, process variations, and signal integrity-related issues.
  • Knowledge of Place and Route steps including floor planning, CTS, Routing and timing ECOs.
  • Understanding of UPF and low-power design and implementation techniques.
  • Understanding of DFT methodologies including Scan and BIST.

Education & Experience

Additional Requirements

Pay & Benefits

  • At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role. The base pay range for this role is between $175,800 and $312,200, and your base pay will depend on your skills, qualifications, experience, and location.

    Apple employees also have the opportunity to become an Apple shareholder through participation in Apple’s discretionary employee stock programs. Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple’s Employee Stock Purchase Plan. You’ll also receive benefits including: Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses — including tuition. Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation. Learn more about Apple Benefits.

    Note: Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program.

  • Apple is an equal opportunity employer that is committed to inclusion and diversity. We take affirmative action to ensure equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant.

Salary : $175,800 - $312,200

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a FE Design and Timing Analysis Engineer?

Sign up to receive alerts about other jobs on the FE Design and Timing Analysis Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$111,195 - $140,107
Income Estimation: 
$151,084 - $181,738
Income Estimation: 
$133,507 - $160,824
Income Estimation: 
$136,663 - $175,160
Income Estimation: 
$157,953 - $182,694
Income Estimation: 
$77,439 - $91,585
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$206,482 - $238,005
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Apple

Apple
Hired Organization Address Beaverton, OR Full Time
Summary Posted: Sep 5, 2024 Role Number: 200566477 Do you love creating elegant solutions to highly complex challenges? ...
Apple
Hired Organization Address Seattle, WA Full Time
Summary Posted: Oct 12, 2024 Role Number: 200573202 Apple’s static program analysis tools help millions of developers in...
Apple
Hired Organization Address Dedham, MA Full Time
As a Manager, you're responsible for inspiring your team to create ownership opportunities for customers on the sales fl...
Apple
Hired Organization Address Braintree, MA Full Time
As a Senior Manager, you guide other leaders to inspire top performance from their teams. You monitor multiple lines of ...

Not the job you're looking for? Here are some other FE Design and Timing Analysis Engineer jobs in the Sunnyvale, CA area that may be a better fit.

CPU Design Timing Engineer

Apple, Santa Clara, CA

Timing Design Engineer

Apple, Cupertino, CA

AI Assistant is available now!

Feel free to start your new journey!