Demo

Graphics FE Integration Engineer

Apple
Austin, TX Full Time
POSTED ON 1/17/2025
AVAILABLE BEFORE 3/15/2025

Summary

Posted:
Weekly Hours: 40
Role Number:200586968
Do you intrinsically see the importance in every detail? As part of our Silicon Technologies group, you’ll help design and manufacture our next-generation, high-performance, power-efficient GPU! You’ll ensure Apple products and services can seamlessly and expertly handle the tasks that make them beloved by millions. Joining this group means you’ll be crafting and building the technology that fuels Apple’s devices. Together, we enable our customers to do all the things they love with their devices. As a member of GPU FE Design integration team, you will create GPU RTL by integrating various IPs following architectural parameters, physical constraints, DFT logic and power intent.

Description

As a GPU Design Integration Engineer, you will be responsible for: - RTL integration, assembly, partitioning, transformation and analysis. - Package, qualify and deliver FE design collateral. - Debug simulation failures and triage logic equivalence failures between designs. - Ensure implementation readiness with RTL lint, custom checks, unit level synthesis and clock/reset/power domain crossing checks. - Develop innovative methods to improve front-end design integration process. - Author design integration specification documents. - Review and signoff specifications for customers and IP providers. - Collaborate effectively with Architecture, IP, DV, SOC, DFT, and IMPL teams spanning multiple sites.

Minimum Qualifications

  • BS 10 years of experience.
  • Experience with Verilog/System Verilog.
  • Experience with the one of the following scripting languages: Perl/Ruby/Python.

Key Qualifications

Preferred Qualifications

  • Proficiency in logic design principles.
  • Ability to analyze architectural and micro architectural details to drive design partitioning.
  • Knowledge of PPA optimization techniques, Power Intent (UPF/CPF), CDC, RDC, synthesis, physical design and STA.
  • Experience with RTL analysis and/or PPA optimization using Invio, LEC and Genus.
  • Familiarity with GPU/CPU/SIMD Architecture and micro-architecture.
  • Ability to work well in a team and be productive under aggressive schedules.
  • Experience with scalable designs, design reuse, DFT insertion, LEC, Lint, codeline management, simulation and debugging tools.
  • Ability to debug and solve various design integration issues in a timely manner.
  • Ability to solve complex problems across multiple technical domains.

Education & Experience

Additional Requirements

  • Apple is an equal opportunity employer that is committed to inclusion and diversity. We take affirmative action to ensure equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant.

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Graphics FE Integration Engineer?

Sign up to receive alerts about other jobs on the Graphics FE Integration Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$86,356 - $101,827
Income Estimation: 
$108,740 - $126,996
Income Estimation: 
$86,356 - $101,827
Income Estimation: 
$108,740 - $126,996
Income Estimation: 
$108,740 - $126,996
Income Estimation: 
$134,729 - $158,988
Income Estimation: 
$70,112 - $81,027
Income Estimation: 
$86,356 - $101,827
Income Estimation: 
$134,729 - $158,988
Income Estimation: 
$173,009 - $212,122
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Apple

Apple
Hired Organization Address Boulder, CO Full Time
Summary Posted: Feb 3, 2025 Weekly Hours: 40 Role Number: 200589460 Apple is a place where extraordinary people gather t...
Apple
Hired Organization Address Boulder, CO Full Time
Summary Posted: Feb 3, 2025 Weekly Hours: 40 Role Number: 200589666 At Apple, new ideas have a way of becoming extraordi...
Apple
Hired Organization Address Seattle, WA Full Time
Summary Posted: Nov 1, 2024 Role Number: 200566680 Imagine what you could do here. At Apple, great ideas have a way of b...
Apple
Hired Organization Address Seattle, WA Full Time
Summary Posted: Nov 5, 2024 Role Number: 200577410 Apple is where individual imaginations gather together, committing to...

Not the job you're looking for? Here are some other Graphics FE Integration Engineer jobs in the Austin, TX area that may be a better fit.

AI Assistant is available now!

Feel free to start your new journey!