Demo

Power UPF Methodology Engineer

Apple
Beaverton, OR Full Time
POSTED ON 3/15/2025
AVAILABLE BEFORE 5/15/2025

Summary

Posted:
Role Number:200595246
Do you have a passion for crafting entirely new solutions? As part of our Digital Design Engineering group, you’ll take imaginative and revolutionary ideas and determine how to turn them into reality! You and your team will apply engineering fundamentals and groundbreaking efforts, bringing forward-thinking ideas to the real world. Join us, and you’ll help design the tools that allow us to bring customers experiences they’ve never before envisioned! You will be part of an exciting silicon design group that is responsible for designing state-of-the-art ASICs. We have an extraordinary opportunity for Power UPF Engineers, who will drive transistor level power ERC sign-off and power intent-UPF implementation & verification on mobile SOCs.

Description

Imagine yourself at the center of our SOC design effort, collaborating with all fields, playing a strategic role of getting functional products to millions of customers quickly. You will have the opportunity to integrate and come-up with new insights, as well as work with a team of hardworking engineers. The main responsibility of this role is to develop and support transistor level power ERC sign-off for digital and mixed signal designs, drive power ERC sign-off at full-chip level, drive UPF implementation and verification for mobile SOCs and make current power sign-off flow more robust and expand power sign-off methodology for next generation mobile products, including: - Drive Mixed signal IP power ERC and power intent verification. - Drive coverage of power intent across static and dynamic checking methodologies. - Define and develop power ERC framework for new projects. - Bring up power intent checking flows on new projects. - Drive power intent & power ERC sign-off for tape-out. - Liaison with CAD and physical design verification team for debugging any power ERC and power intent flow issues.

Minimum Qualifications

  • BS and a minimum of 3 years of relevant industry experience

Key Qualifications

Preferred Qualifications

  • We are looking for applicants with experience in ASIC design methodology and an emphasis on power definition.
  • Experience in ASIC design flows and custom IP design flows.
  • Familiar with basic circuit & layout fundamentals.
  • Familiar with Caliber based ERC flows.
  • Familiar with power intent definition, implementation and verification flows.
  • Knowledge of scripting languages like, Tcl, Perl and Python.
  • Familiar with of power analysis and optimization methods.
  • Familiar with entire RTL2GDS flow (RTL sim (VCS), equivalence, synthesis, P&R, intent checking)
  • Strong communication skills are a pre-requisite as you will collaborate with a lot of different groups.

Education & Experience

Additional Requirements

  • Apple is an equal opportunity employer that is committed to inclusion and diversity. We take affirmative action to ensure equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant.

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Power UPF Methodology Engineer?

Sign up to receive alerts about other jobs on the Power UPF Methodology Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$86,732 - $101,718
Income Estimation: 
$106,100 - $124,886
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$206,482 - $238,005
Income Estimation: 
$77,439 - $91,585
Income Estimation: 
$104,754 - $125,215

Sign up to receive alerts about other jobs with skills like those required for the Power UPF Methodology Engineer.

Click the checkbox next to the jobs that you are interested in.

  • Bug/Defect Analysis Skill

    • Income Estimation: $90,707 - $120,959
    • Income Estimation: $94,044 - $125,068
  • Concept Development Skill

    • Income Estimation: $70,684 - $92,141
    • Income Estimation: $69,778 - $97,698
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Apple

Apple
Hired Organization Address Albuquerque, NM Full Time
As a Solutions Engineer, you're part of a team that helps customers introduce Apple technology within their businesses. ...
Apple
Hired Organization Address Ridgeland, MS Full Time
As a Solutions Engineer, you're part of a team that helps customers introduce Apple technology within their businesses. ...
Apple
Hired Organization Address Salt Lake, UT Full Time
As a Solutions Engineer, you're part of a team that helps customers introduce Apple technology within their businesses. ...
Apple
Hired Organization Address Tucson, AZ Full Time
As a Solutions Engineer, you're part of a team that helps customers introduce Apple technology within their businesses. ...

Not the job you're looking for? Here are some other Power UPF Methodology Engineer jobs in the Beaverton, OR area that may be a better fit.

Senior Verification Engineer (RISC-V & UPF) - Remote

Encore Semi, Inc., Hillsboro, OR

Project Engineer

Peterson Power, Hillsboro, OR

AI Assistant is available now!

Feel free to start your new journey!