Demo

Senior R&D Engineer - RISC-V Memory Hierarchy (Italy/Europe based)

Axelera AI
Boston, MA Full Time
POSTED ON 1/26/2025
AVAILABLE BEFORE 2/23/2025
About Us

Axelera AI is not your regular deep-tech startup. We are creating the next-generation AI platform to support anyone who wants to help advancing humanity and improve the world around us.

In just three years, we have raised a total of $120 million and have built a world-class team of 180 employees (including 55 PhDs with more than 40,000 citations), both remotely from 11 different countries and with offices in Belgium, Switzerland, Italy, the UK, headquartered at the High Tech Campus in Eindhoven, Netherlands.

We have also launched our Metis™ AI Platform, which achieves a 3-5x increase in efficiency and performance, and have visibility into a strong business pipeline exceeding $100 million.

Our unwavering commitment to innovation has firmly established us as a global industry pioneer.

Are you up for the challenge?

Position Overview

We are seeking an experienced R&D Engineer with deep expertise in memory hierarchy design and validation for high-performance AI processing elements. The ideal candidate will have a strong background in designing, implementing, and validating advanced memory systems, including coherent cache architectures, as well as a thorough understanding of the RISC-V Weak Memory Model (RVWMO). This role is pivotal in shaping the memory subsystem of cutting-edge AI processing units.

Key responsibilities:

  • Memory Hierarchy Design
  • Develop and optimize classical memory hierarchies (L1/L2/L3) tailored for AI processing elements, focusing on high performance and non-blocking designs.
  • Design and validate coherent cache architectures that meet the requirements of advanced AI workloads, ensuring scalability and efficiency.
  • Explore and implement innovative strategies to minimize latency and maximize throughput in memory-intensive applications.
  • RISC-V Weak Memory Model (RVWMO)
  • Leverage a deep understanding of RVWMO to design memory systems that align with RISC-V specifications and constraints.
  • Model, analyze, and validate memory consistency across a variety of AI and general-purpose processing scenarios.
  • Contribute to the development of tools and methodologies for RVWMO validation and testing.
  • Modelling and Validation
  • Develop and utilize simulation and hardware models to test and validate memory systems and coherence protocols.
  • Perform functional and performance validation to ensure reliability and efficiency of the designed memory hierarchies.
  • Collaborate with architecture and verification teams to align memory system behavior with processor and system-level requirements.
  • Research and Innovation
  • Stay updated on the latest advancements in memory hierarchy design, RISC-V specifications, and AI processing architectures.
  • Propose and implement novel approaches to address emerging challenges in memory hierarchy design for AI workloads.
  • Contribute to technical publications, patents, and standards related to memory systems and AI hardware.

Qualifications:

  • Master's or PhD in Computer Engineering, Electrical Engineering, Computer Science, or a related field with a focus on memory systems or AI processing.
  • Experience in designing and optimizing L1/L2/L3 cache hierarchies for high-performance systems, particularly AI processing units.
  • Strong understanding and practical experience with the RISC-V Weak Memory Model (RVWMO) in memory system design and validation.
  • Hands-on experience with coherent cache architectures supporting scalable, efficient AI workloads.
  • Proficiency in using simulation and hardware modeling tools for testing memory systems and validating performance.
  • Passion for staying current with advancements in memory system design and AI technologies, with experience contributing to publications or patents.
  • Strong ability to work with cross-functional teams and communicate complex technical ideas effectively.
  • Proficiency in English, both spoken and written.

Location

We offer a flexible working arrangement, with options to:

  • Work from one of our Axelera AI offices (Leuven in Belgium, Amsterdam and Eindhoven in the Netherlands, Zurich in Switzerland, Florence and Milan in Italy or Bristol in the United Kingdom) if you're already based in the vicinity.
  • Work fully remotely from any European country (incl. the UK) you are already in.
  • Relocate with us and work from Italy (Florence or Milan) or the Netherlands (Amsterdam or Eindhoven).

Kindly note that priority will be given to candidates who are interested in being based in Italy.

What We offer 

This is your chance to shape and be part of a dynamic, fast-growing, international organization. We offer an attractive compensation package, including a pension plan, extensive employee insurances and the option to get company shares. 

An open culture that supports creativity and continual innovation is awaiting you. Collaborative ownership and freedom with responsibility is characteristic for the way we act and work as a team. 

At Axelera AI, we wholeheartedly embrace equal opportunity and hold diversity in the highest regard. Our steadfast commitment is to cultivate a warm and inclusive environment that empowers and celebrates every member of our team. We welcome applicants from all backgrounds to join us in shaping the future of AI.

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Senior R&D Engineer - RISC-V Memory Hierarchy (Italy/Europe based)?

Sign up to receive alerts about other jobs on the Senior R&D Engineer - RISC-V Memory Hierarchy (Italy/Europe based) career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$113,077 - $147,784
Income Estimation: 
$135,356 - $164,911
Income Estimation: 
$153,902 - $198,246
Income Estimation: 
$98,763 - $126,233
Income Estimation: 
$116,330 - $143,011
Income Estimation: 
$113,077 - $147,784
Income Estimation: 
$116,330 - $143,011
Income Estimation: 
$135,356 - $164,911
Income Estimation: 
$153,902 - $198,246
Income Estimation: 
$135,356 - $164,911
Income Estimation: 
$153,053 - $187,211
Income Estimation: 
$153,902 - $198,246
Income Estimation: 
$153,053 - $187,211
Income Estimation: 
$163,499 - $209,870
Income Estimation: 
$153,902 - $198,246
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Axelera AI

Axelera AI
Hired Organization Address Portland, OR Full Time
About Us Axelera AI is not your regular deep-tech startup. We are creating the next-generation AI platform to support an...
Axelera AI
Hired Organization Address Portland, OR Full Time
About Us Axelera AI is not your regular deep-tech startup. We are creating the next-generation AI platform to support an...
Axelera AI
Hired Organization Address Seattle, WA Full Time
About Us Axelera AI is not your regular deep-tech startup. We are creating the next-generation AI platform to support an...
Axelera AI
Hired Organization Address Cambridge, MA Full Time
About Us Axelera AI is not your regular deep-tech startup. We are creating the next-generation AI platform to support an...

Not the job you're looking for? Here are some other Senior R&D Engineer - RISC-V Memory Hierarchy (Italy/Europe based) jobs in the Boston, MA area that may be a better fit.

AI Assistant is available now!

Feel free to start your new journey!