Demo

ASIC DFT Implementation Lead

Cisco
San Diego, CA Full Time
POSTED ON 1/16/2025
AVAILABLE BEFORE 4/8/2025

The application window is expected to close on 12 / 30 / 2024

This is an onsite role and will require working out of the Milpitas / San Jose office location.

Who We Are

The Common Hardware Group (CHG) delivers the silicon, optics, and hardware platforms for Cisco's core Switching, Routing, and Wireless products. We design the networking hardware for Enterprises and Service Providers of various sizes, the Public Sector, and Non-Profit Organizations across the world. Cisco Silicon One (#CiscoSiliconOne) is the only unifying silicon architecture in the market that enables customers to deploy the best-of-breed silicon from Top of Rack (TOR) switches all the way through web scale data centers and across service provider, enterprise networks, and data centers with a fully unified routing and switching portfolio. Come join us and take part in shaping Cisco's ground-breaking solutions by designing, developing and testing some of the most complex ASICs being developed in the industry.

Who You'll Work With

You will be in the Silicon One development organization as an ASIC Implementation Technical Lead in San Jose, CA with a primary focus on Design-for-Test. You will work with Front-end RTL teams, backend physical design teams to understand chip architecture and drive DFT requirements early in the design cycle. As a member of this team you will also be involved in crafting groundbreaking next generation networking chips. You will help lead to drive the DFT and quality process through the entire Implementation flow and post silicon validation phases with additional exposure to physical design signoff activities.

What You'll Do

  • Responsible for implementing the Hardware Design-for-Test (DFT) features that support ATE, in-system test, debug and diagnostics needs of the designs.
  • Responsible for development of innovative DFT IP in collaboration with the multi-functional teams, and play a key role in full chip design integration with the testability features coordinated in the RTL.
  • Work closely with the design / design-verification and PD teams to enable the integration and validation of the Test logic in all phases of the implementation and post silicon validation flows.
  • Your team will participate in the creation of Innovative Hardware DFT & physical design aspects for new silicon device models, bare die & stacked die, driving re-usable test and debug strategies.
  • The job requires the candidate to have the ability to craft solutions and drive cross functional and external vendor interactions.

Minimum Qualifications :

  • Bachelor's or a Master's Degree in Electrical or Computer Engineering required with at least 15 years of experience.
  • Prior experience with Jtag protocols, Scan and BIST architectures, including memory BIST and boundary scan.
  • Prior experience with ATPG and EDA tools like TestMax, Tetramax, Tessent tool sets, PrimeTime
  • Prior experience working with Gate level simulation, debugging with VCS and other simulators.
  • Prior experience with Post-silicon validation and debug experience; Ability to work with ATE patterns, P1687
  • Prior experience with Scripting skills : Tcl, Python / Perl.
  • Prior experience with full chip DFT architecture, hierarchical testing, and high speed interface testing.
  • Preferred Qualifications :

  • Verilog design experience - developing custom DFT logic & IP integration; familiarity with functional verification
  • DFT CAD development & EDA interactions - Test Architecture, Methodology and Infrastructure
  • Background in Test Static Timing Analysis with Test Constraint signoff ownership.
  • Past experience with Post silicon validation using DFT patterns and product engineering
  • Have participated in multiple tapeouts and silicon bringup activities.
  • Why Cisco

    WeAreCisco - We connect everything : people, processes, data, and things. We innovate everywhere, taking bold risks to shape the technologies that give us smart cities, connected cars, and handheld hospitals. And we do it in style with unique personalities who aren't afraid to change the way the world works, lives, plays and learns.

    We are thought leaders, tech geeks, pop culture aficionados, and we even have a few purple haired rock stars. We celebrate the creativity and diversity that fuels our innovation. We are dreamers and we are doers.

    If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
    Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

    What is the career path for a ASIC DFT Implementation Lead?

    Sign up to receive alerts about other jobs on the ASIC DFT Implementation Lead career path by checking the boxes next to the positions that interest you.
    Income Estimation: 
    $130,859 - $185,836
    Income Estimation: 
    $169,808 - $238,033
    Income Estimation: 
    $103,114 - $138,258
    Income Estimation: 
    $118,163 - $145,996
    Income Estimation: 
    $120,777 - $151,022
    Income Estimation: 
    $129,363 - $167,316
    Income Estimation: 
    $86,891 - $130,303
    Income Estimation: 
    $129,363 - $167,316
    Income Estimation: 
    $145,845 - $177,256
    Income Estimation: 
    $147,836 - $182,130
    Income Estimation: 
    $154,597 - $194,610
    Income Estimation: 
    $86,891 - $130,303
    Income Estimation: 
    $104,754 - $125,215
    Income Estimation: 
    $134,206 - $155,125
    Income Estimation: 
    $134,206 - $155,125
    Income Estimation: 
    $171,024 - $193,943
    View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

    Job openings at Cisco

    Cisco
    Hired Organization Address Washington, DC Full Time
    PRACTICE AREAS : Corporate, Regulatory & Government RelationsJOB TYPE : In-House Company : Cisco Systems, Inc.Position :...
    Cisco
    Hired Organization Address Fulton, MD Full Time
    The application window is expected to close on: Feb. 3rd. MEET THE TEAM One Winning Team Engagement - Effectively facili...
    Cisco
    Hired Organization Address Raleigh, NC Full Time
    The application window is expected to close on Feburary 3, 2025. Job posting may be removed earlier if the position is f...
    Cisco
    Hired Organization Address Miami, FL Full Time
    The application window is expected to close on 2/7/2025 Job posting may be removed earlier if the position is filled or ...

    Not the job you're looking for? Here are some other ASIC DFT Implementation Lead jobs in the San Diego, CA area that may be a better fit.

    ASIC DFT Implementation Lead

    Cisco Systems, Inc., San Diego, CA

    AI Assistant is available now!

    Feel free to start your new journey!