Demo

Design Verification Engineer

Enfabrica
Bodega, CA Full Time
POSTED ON 12/10/2024
AVAILABLE BEFORE 2/10/2025

Summary

Join an ambitious, experienced team of silicon and distributed systems experts as a design verification engineer. You have the opportunity to build a groundbreaking new category of product that revolutionizes the performance and scalability of next-generation distributed computing systems, and to help solve key infrastructure challenges facing our customers.

We are looking for talented, motivated candidates with experience designing and verifying large-scale networking and computing chips, and who are looking to grow in a fast paced, dynamic startup environment. We seek experienced verification engineers who can contribute across the full lifecycle of complex chip development, from microarchitecture definition to DV infrastructure and test development, to post-silicon testing.

Roles and Responsibilities

  • Collaborate with world-class distributed systems hardware and software architects to transform product vision and behavioral specifications into efficient, comprehensive block-level and top-level tests which achieve outstanding coverage.
  • Incorporate state-of-the art verification techniques to efficiently tackle the demanding scale and performance requirements of a functionally complex device.
  • Define and implement infrastructure for effective HW/SW co-simulation.
  • Execute on a verification strategy which ensures that the prototype meets both the device level specifications as well as the system-level requirements.
  • The ideal candidate should have the versatility to build infrastructure and tests that can be leveraged across both ASIC and FPGA platforms.

Skills/Qualifications

  • Proven industry experience and successful track record in verifying chip- and block-level RTL designs for high-performance networking or computing chips, such as Network Interface Controllers, Smart-NICs, DPUs, accelerators, and/or switches in advanced silicon geometries. Experience with FPGA design flow/verification a strong plus. 
  • Deep experience with full chip verification and infrastructure development.
  • Strong current knowledge of UVM constructs, components, and practices.
  • Expert knowledge of SystemVerilog, as well as Python or other scripting languages.
  • Experience with C/C and general software engineering principles is highly desirable.
  • Minimum BSEE/CE 15 years or MSEE/CE 10 years experience.
  • Proven track record of design execution and quality on products which have shipped in high-volume.

Company Background

Enfabrica is on a mission to revolutionize AI compute systems and infrastructure at scale through the  development of superior-scaling networking silicon and software which we call the Accelerated Compute Fabric. Founded and led by an executive team assembled from first-class semiconductor and distributed systems/software companies throughout the industry, Enfabrica sets themselves apart from other startups with a very strong engineering pedigree, a proven track record of delivering, deploying and scaling products in data center production environments, and significant investor support for our ambitious journey! Together, with their differentiated approach to solving the I/O bottlenecks in distributed AI and accelerated compute clusters, Enfabrica is unleashing the revolution in next-gen computing fabrics.

Powered by JazzHR

0p4Ujrb78B

Salary : $161,400 - $197,000

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Design Verification Engineer?

Sign up to receive alerts about other jobs on the Design Verification Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$74,832 - $90,893
Income Estimation: 
$86,835 - $106,101
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$86,680 - $110,316
Income Estimation: 
$110,730 - $135,754
Income Estimation: 
$117,033 - $148,289
Income Estimation: 
$110,730 - $135,754
Income Estimation: 
$128,617 - $162,576
Income Estimation: 
$117,033 - $148,289
Income Estimation: 
$163,289 - $195,234
Income Estimation: 
$136,356 - $178,393
Income Estimation: 
$117,033 - $148,289

Sign up to receive alerts about other jobs with skills like those required for the Design Verification Engineer.

Click the checkbox next to the jobs that you are interested in.

  • AI -Artificial Intelligence Skill

    • Income Estimation: $179,606 - $233,815
    • Income Estimation: $190,278 - $258,292
  • Analysis of Algorithms Skill

    • Income Estimation: $188,927 - $229,849
    • Income Estimation: $210,454 - $267,360
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Not the job you're looking for? Here are some other Design Verification Engineer jobs in the Bodega, CA area that may be a better fit.

CPU Design Verification Engineer

NexTech Capital, Santa Rosa, CA

Design Verification Engineer

EDA CAREERS, (Technology Futures Inc)., Santa Rosa, CA

AI Assistant is available now!

Feel free to start your new journey!