Demo

SR. SOC TIMING ENGINEER

Esperanto.ai
Mountain View, CA Full Time
POSTED ON 1/9/2025
AVAILABLE BEFORE 3/9/2025
We are looking for a Sr. SoC Timing Engineer with experience setting up full chip, hierarchical level STA runs and closing timing at Full chip and interface level. This is an exciting opportunity to be part of a fast-paced Startup culture doing world-class ASICs on AI, ML Processor Chips at advanced process technology nodes.  
  
Responsibilities  
  • The candidate must have hands-on experience in full chip, hierarchical, and block level STA signoff run setup and will be responsible in closing setup, hold timing and meeting timing checks for max transition, capacitance, min period, min pulse width, etc.
  • The candidate will be responsible for STA flow development, setting up signoff derates, margins etc. per foundry signoff, debugging constraints, timing budgeting, debugging extraction issues, corelating place and route to timing, spice to timing, running different corner STA runs at full chip, hierarchical or block level.
  • The candidate is responsible for full chip, hierarchical and block level timing closure.
  • The candidate is responsible for analyzing and optimizing design constraints and synthesis parameters to achieve performance, power, and area targets.
  • The candidate should be well versed in eco timing methodology and is responsible in generating and issuing timing Eco’s for full chip, hierarchical or block level to fix timing.    
  • Hands-on experience running Spice on the top-level clock network is a plus.
  • The candidate should be able to probe timing reports, debug and collaborate closely with RTL designers to achieve timing closure and the best PPA.
  • To deliver top quality chips, we must work cross-functionally. The candidate will collaborate effectively with all parts of engineering: Architecture, RTL Design and Verification.
  • We are a results-driven team. The candidate should be able to adopt a data-driven approach, assess the TAT for full chip, hierarchical and block level STA runs, should periodically document the results, assess the progress and PPA improvements.
  • The candidate will be mentoring junior engineers or interns and aid in knowledge sharing with a giver mindset.
 
Qualifications  
  • BS/MS in Electrical Engineering or equivalent.
  • 10 years of ASIC STA Timing experience closing full chip or hierarchical level timing with successful Tape-outs at the latest technology nodes (7nm experience preferred). 
  • Hands-on experience in ASIC timing closure at full chip or hierarchical level with a very good understanding of RTL logic design as well as physical design or circuit level skills for timing closure.
  • Excellent problem solving and debugging skills for timing issues, timing constraints and clocking.
  • Proficiency and hands-on usage with EDA tools: Primetime-SI, StarRC, DC, ICC2, FC, Formal.
  • Expertise in STA tools and methodologies for timing closure with a good understanding of deep sub-micron process effects.
  • Strong background and hands-on experience in timing constraints generation, analysis and debugging including SDCs.
  • Strong knowledge of different modes, timing corners, experience with modelling process variations and resolving signal integrity related issues.
  • Strong expertise in analysis and fixing of crosstalk violations due to delay variation, noise, glitch and electrical or manufacturing rules in deep-sub micron processes.
  • Familiarity with logic synthesis, equivalence checking, DFT, Floorplanning, Place & Route, and ECO implementation methodology and tools.
  • Experience in full product life cycle from 1st Tapeout to metal spins to full silicon production.
  • Proficiency in scripting using TCL, Perl, etc. and ability to understand and improve existing flows and methodologies.
  • Strong engineering mindset, startup mentality, versatility, and interpersonal skills
 
Benefits 
  • Base salary range is $100,000 - $300,000
  • The actual salary of a successful applicant may vary from the posted range based on a candidate’s experience, training, education, location and/or other legitimate business reasons.
  • You will also be eligible for stock options and benefits.

 

Salary : $100,000 - $300,000

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a SR. SOC TIMING ENGINEER?

Sign up to receive alerts about other jobs on the SR. SOC TIMING ENGINEER career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$85,996 - $102,718
Income Estimation: 
$111,859 - $131,446
Income Estimation: 
$110,457 - $133,106
Income Estimation: 
$105,809 - $128,724
Income Estimation: 
$122,763 - $145,698
Income Estimation: 
$105,809 - $128,724
Income Estimation: 
$136,611 - $163,397
Income Estimation: 
$135,163 - $163,519
Income Estimation: 
$131,953 - $159,624
Income Estimation: 
$150,859 - $181,127
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$206,482 - $238,005
Income Estimation: 
$131,953 - $159,624
Income Estimation: 
$169,825 - $204,021
Income Estimation: 
$166,631 - $195,636
Income Estimation: 
$162,237 - $199,353
Income Estimation: 
$181,083 - $218,117

Sign up to receive alerts about other jobs with skills like those required for the SR. SOC TIMING ENGINEER.

Click the checkbox next to the jobs that you are interested in.

  • Business Requirement Gathering Skill

    • Income Estimation: $68,745 - $88,154
    • Income Estimation: $74,448 - $96,380
  • Data Mapping Skill

    • Income Estimation: $71,122 - $96,652
    • Income Estimation: $74,161 - $98,561
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Not the job you're looking for? Here are some other SR. SOC TIMING ENGINEER jobs in the Mountain View, CA area that may be a better fit.

Staff SOC Static Timing Analysis Engineer, Dojo

Tesla Motors, Inc., Palo Alto, CA

AI Assistant is available now!

Feel free to start your new journey!