Demo

ASIC/FPGA Senior Verification Engineer - Milwaukee, WI or Mayfield Heights, OH

Info-Ways
Milwaukee, WI Full Time
POSTED ON 12/19/2024
AVAILABLE BEFORE 2/19/2025

Company Description

IT

Job Description

Role: ASIC/FPGA Senior Verification Engineer
Location: Milwaukee, WI or Mayfield Heights, OH
Duration: 6 Months

BGV will be done for the selected candidates.

SCOPE: Individual Contributor - Responsible for participating in ASIC and FPGA implementation and verification for the Design Services organization

JOB SUMMARY:

The Engineer will be part of an ASIC/FPGA design team responsible for digital logic design of next generation and legacy products. The candidate will participate in modeling, RTL implementation, conversions and verification. The candidate should be familiar with C, C and Verilog and/or VHDL. Must be able to work with supervision from more experienced engineers and engage in technical dialogue.

The candidate should be familiar with ASIC/FPGA verification methodology to be able to create a Verilog/VHDL module test specification from the ASIC/FPGA functional specification and/or module specification created by the chip Architect or ASIC/FPGA Design Engineer. The test specification will include tests needed for the input/outputs, algorithms, state machines, clocks and other design details. The candidate will then implement the tests in VHDL/Verilog/System Verilog languages. The test code will then be verified in simulation and include coverage analysis of the tests. The candidate should be able to demonstrate the knowledge of ASIC/FPGA test methodology. Knowledge of the System Verilog’s Universal Verification Methodology (UVM) is preferred.

ESSENTIAL FUNCTIONS:

Basic understanding of CMOS ASIC fundamentals
Knowledge of all phases of ASIC design and test methodology
Basic understanding of Timing Analysis
Verilog / VHDL
Linux/Unix environment
Team Player
Good Communication Skills

Desired Capabilities

Knowledge of Bus Protocols like AXI, AHB, SPI etc. and Ethernet Protocol
Knowledge of System Verilog
Knowledge of UVM
FPGA based designs
Test Planning & Verification

EXPERIENCE AND EDUCATION:

A BE / MS or ME / MTech / MS in an Electronics / Electrical Engineering discipline.
Minimum of 5 years’ experience with standard cell ASIC and / FPGA design.
Candidate should be familiar with RTL and gate level design and verification using VHDL and/or Verilog hardware description languages.
Demonstrated ability designing independently for medium/high complexity problems.
Strong oral and written communication skills in English and ability to present technical information.



Please respond with your word resume and requested details:

Full Name :
Work Authorization:
Contact Number :
Email ID :
Skype ID:
Current location:
Willing to relocate :
Rate/hr :

Additional Information

All your information will be kept confidential according to EEO guidelines.

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a ASIC/FPGA Senior Verification Engineer - Milwaukee, WI or Mayfield Heights, OH?

Sign up to receive alerts about other jobs on the ASIC/FPGA Senior Verification Engineer - Milwaukee, WI or Mayfield Heights, OH career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$77,439 - $91,585
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$206,482 - $238,005

Sign up to receive alerts about other jobs with skills like those required for the ASIC/FPGA Senior Verification Engineer - Milwaukee, WI or Mayfield Heights, OH.

Click the checkbox next to the jobs that you are interested in.

  • Brand Management Skill

    • Income Estimation: $82,611 - $108,161
    • Income Estimation: $81,066 - $102,466
  • Branding Skill

    • Income Estimation: $82,611 - $108,161
    • Income Estimation: $81,066 - $102,466
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Info-Ways

Info-Ways
Hired Organization Address Minnesota, MN Full Time
Company Description Infoways Job Description *Job Description         Business Analyst requirement. BA Candidate...
Info-Ways
Hired Organization Address Boston, MA Full Time
Company Description IT Job Description Role: Devops Engineer Location: Boston, MA or NYC, NY Duration: 6 Months BGV will...
Info-Ways
Hired Organization Address Southfield, MI Full Time
Company Description IT Job Description Role: Embedded SW lead Location: Southfield, MI Duration: 6 Months BGV will be do...

Not the job you're looking for? Here are some other ASIC/FPGA Senior Verification Engineer - Milwaukee, WI or Mayfield Heights, OH jobs in the Milwaukee, WI area that may be a better fit.

Service HVAC Technician-Milwaukee, WI

Milwaukee, WI - Trane Technologies Careers, Milwaukee, WI

Male Companion Menomonee Falls WI

Senior Helpers - Milwaukee, Menomonee Falls, WI

AI Assistant is available now!

Feel free to start your new journey!