What are the responsibilities and job description for the IP Enablement Application Engineer position at Intel Corporation?
Intel Foundry is a systems foundry dedicated to transforming the global semiconductor industry by delivering cutting-edge silicon process and packaging technology leadership for the AI era. With a focus on scalability, AI advancement, and shaping the future, we provide an unparalleled blend of an industry-leading technology, a rich IP portfolio, a world-class design ecosystem, and an operationally resilient global manufacturing supply chain.
Intel Foundry will be differentiated from other foundries with a combination of leading-edge packaging and process technology, committed capacity in the US and Europe, and a world-class IP portfolio that customers can choose from, including x86 cores, graphics, media, display, AI, interconnect, fabric and other critical foundational IP's, along with Arm and RISC-V ecosystem IP's. Foundry Services will also provide access to silicon design services to help our customers seamlessly turn silicon into solutions, using industry standard design packages. Come join us and do something wonderful.
The Aerospace, Defense And Government (ADG) - SoC Design And IP Enablement Engineer Provides Technical Support To Intel Foundry Services Customers On IP Integration Issues
Your specific responsibilities may include but are not limited to the following:
Intel Foundry will be differentiated from other foundries with a combination of leading-edge packaging and process technology, committed capacity in the US and Europe, and a world-class IP portfolio that customers can choose from, including x86 cores, graphics, media, display, AI, interconnect, fabric and other critical foundational IP's, along with Arm and RISC-V ecosystem IP's. Foundry Services will also provide access to silicon design services to help our customers seamlessly turn silicon into solutions, using industry standard design packages. Come join us and do something wonderful.
The Aerospace, Defense And Government (ADG) - SoC Design And IP Enablement Engineer Provides Technical Support To Intel Foundry Services Customers On IP Integration Issues
- Collaborate with internal teams across Intel and external stakeholders such as foundry customers' design teams, IP providers, and EDA vendors on foundational IP integration issue resolution.
- Create content, application notes and deliver technical training/presentations.
- Drive quality of design kits, documentation, and assist in tearing down barriers to successful customer design tape-outs.
- Able to work independently with design team and customers to solve issues either remotely or onsite.
Your specific responsibilities may include but are not limited to the following:
- Work with cross-functional teams to develop SoC and IP Integration into SoC.
- Engage with IP development team to ensure all IP collaterals are generated and provided.
- Fully own assigned IPs and work with Internal and external customer and help them integrate Intel IPs to SoC and provide technical support.
- Drive resolution of customer issues related to the IP collaterals generation, logic design verification, IP release, and integration in SoC environment. This may involve travel to customer sites.
- Engage in the upfront identification and documentation of customer requirements, working with the IP design teams to disposition requests.
- Prepare customer training materials and provide training on IP architecture, specifications, and fuse/register settings to enable effective debug.
- Debugging, and problem solving in a team environment.
- US Citizenship required.
- Ability to obtain and maintain a US Government Security Clearance.
- Bachelor's degree in Electrical Engineering, Computer Science, or in a STEM related field of study.
- 3 years of experience with SOC IP integration.
- 4 years of experience in RTL design and DFT using Verilog/System Verilog.
- 4 years of experience with VCS, Verdi, Spyglass or equivalent tools.
- Experience in ASIC or SoC development.
- Active US Government Security Clearance with a minimum of Secret level.
- Post Graduate degree in Electrical Engineering, Computer Science, or in a STEM related field of study.
- Experience with one or more industry standard IO interfaces including (ADPLL, GPIO, Digital Thermal Sensors, DDR, LPDDR, PCIE, USB, USB TypeC, Ethernet, etc.)
- Hands on Experience with customer support in at least one of the following domains: (Memory Design, Memory Compiler Design, eFUSE and or antiFUSE.)
- Experience with IP integration and design flow challenges within the context of subsystems and SOCs.
- Experience with IP development.
- Experience in scripting languages like such as Perl/Tcl/ and Python.