What are the responsibilities and job description for the Logic DFT Graduate Engineering Intern position at Intel Corporation?
Job Description
Do Something Wonderful!
Intel put the Silicon in Silicon Valley. No one else is this obsessed with engineering a brighter future. Every day, we create world changing technology that enriches the lives of every person on earth. So, if you have a big idea, let's do something wonderful together. Join us, because at Intel, we are building a better tomorrow.
Who We Are
Do you want to collaborate with the best minds in the world? Do you love the idea of directly impacting Intel's future CPU generations? Come intern with our team this summer.
In this graduate internship, you will be working alongside a World-class SOC design team within the Xeon Engineering Group (XEG) delivering on next-generation Xeon products for Server markets, with a focus on AI enabling SOCs.
Responsibilities may be quite diverse of a technical nature. U.S. experience and education requirements will vary significantly depending on the unique needs of the job. Job assignments are usually for the summer or for short periods during breaks from school.
Who You Are
Your responsibilities will include but are not limited to:
You must possess the below minimum education requirements and minimum required qualifications to be initially considered for this position. Relevant experience can be obtained through schoolwork, classes, project work, internships, and/or military experience. Additional preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Minimum Qualifications
Candidate must be pursuing a Master's degree or PhD in Electrical or Computer Engineering, or related field
Preferred Qualifications
6 months of coursework experience with:
Xeon and Networking Engineering (XNE) focuses on the development and integration of XEON and Networking SOC's and critical IP's sustain Intels Xeon and 5G networking roadmap.
Other Locations
US, OR, Hillsboro; US, CA, Santa Clara; US, MA, Hudson
Posting Statement
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Benefits
We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here.
Annual Salary Range for jobs which could be performed in the US $63,000.00-$166,000.00
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.
Do Something Wonderful!
Intel put the Silicon in Silicon Valley. No one else is this obsessed with engineering a brighter future. Every day, we create world changing technology that enriches the lives of every person on earth. So, if you have a big idea, let's do something wonderful together. Join us, because at Intel, we are building a better tomorrow.
Who We Are
Do you want to collaborate with the best minds in the world? Do you love the idea of directly impacting Intel's future CPU generations? Come intern with our team this summer.
In this graduate internship, you will be working alongside a World-class SOC design team within the Xeon Engineering Group (XEG) delivering on next-generation Xeon products for Server markets, with a focus on AI enabling SOCs.
Responsibilities may be quite diverse of a technical nature. U.S. experience and education requirements will vary significantly depending on the unique needs of the job. Job assignments are usually for the summer or for short periods during breaks from school.
Who You Are
Your responsibilities will include but are not limited to:
- Ensuring the logical design of a microprocessor satisfies the architectural specification
- Creating and optimizing the validation environment, tools and methodologies
- Developing or using checking software to compare model behavior against a specification
- Generating focused and random test cases, analyzing coverage and debugging failure cases
- Writing software to provide controllability and observability into the architectural model
- Analyzing microarchitectural features to identify possible problem areas
- Logically connect IP instances within an SoC design according to an interface specification, or contribute to the logic (RTL) design of IP components according to an architectural specification
- Availability to commit to an on-site or virtual co-op over school break during the summer months, minimum of 3 months.
- Excellent communication skills
- Teamwork skills
- Exposure to Design for Test (DFT) methodologies
- Problem solving skills Willingness to work independently and at various levels of abstraction
You must possess the below minimum education requirements and minimum required qualifications to be initially considered for this position. Relevant experience can be obtained through schoolwork, classes, project work, internships, and/or military experience. Additional preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Minimum Qualifications
Candidate must be pursuing a Master's degree or PhD in Electrical or Computer Engineering, or related field
Preferred Qualifications
6 months of coursework experience with:
- Digital design
- Computer architecture
- Object-oriented programming
- Pre- or post-silicon ASIC verification/validation
- OVM and UVM methodologies
- Verilog and System Verilog
- Scripting languages such as Python or Perl
Xeon and Networking Engineering (XNE) focuses on the development and integration of XEON and Networking SOC's and critical IP's sustain Intels Xeon and 5G networking roadmap.
Other Locations
US, OR, Hillsboro; US, CA, Santa Clara; US, MA, Hudson
Posting Statement
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Benefits
We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here.
Annual Salary Range for jobs which could be performed in the US $63,000.00-$166,000.00
- Salary range dependent on a number of factors including location and experience
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.
Salary : $63,000 - $166,000