Demo

Senior Micro-Architect - I/O Memory Management

Intel
Hillsboro, OR Full Time
POSTED ON 2/19/2025
AVAILABLE BEFORE 5/16/2025

Job Description

Do Something Wonderful!

Intel put the Silicon in Silicon Valley. No one else is this obsessed with engineering a brighter future. Every day, we create world changing technology that enriches the lives of every person on earth. So, if you have a big idea, let's do something wonderful together. Join us, because at Intel, we are building a better tomorrow.

Who We Are

The DCAI and Silicon Eng Team (DASE) deliver leadership Xeon products to cloud and datacenter customers through development of industry leading x86 core and differentiated IPs that enhances product performance and competitiveness in both Xeon and AI platforms. IP design group within DCAI designs Coherent Fabric IP, Memory controller, NOC, PCIE and many fundamental building blocks for the Xeon server SOCs.

Who You Are

Your responsibilities are as follows but not limited to :

Develops the logic design, register transfer level (RTL) coding, and simulation for an IP required to generate cell libraries, functional units, IP blocks, and subsystems for integration in full chip designs.

Participates in the definition of architecture and microarchitecture features of the block being designed.

Applies various strategies, tools, and methods to write RTL and optimize logic to qualify the design to meet power, performance, area, and timing goals as well as design integrity for physical implementation.

Reviews the verification plan and implementation to ensure design features are verified correctly and resolves and implements corrective measures for failing RTL tests to ensure correctness of features.

Supports SoC customers to ensure high-quality integration and verification of the IP block. Drives quality assurance compliance for smooth IPSoC handoff.

Is a strong communicator that engages in technical forums / discussions to resolve issues that arise during design implementation.

Keeps silicon debug hooks in mind when coding a design

Qualifications

You must possess the below minimum education requirements and minimum required qualifications to be initially considered for this position. Relevant experience can be obtained through schoolwork, classes, project work, internships, and / or military experience. Additional preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.

Minimum Qualifications

BSEE / MSEE or equivalent with 4 Years of uArch design and MAS Development to HAS.

Proficient in RTL coding

Must be able to debug and root cause pre-silicon volume validation failures quicky

Knowledge in static tool failures and how to fix them in RTL

Preferred Qualifications

Knowledge in timing reports and how to resolve timing failures in RTL

Silicon debug experience

Inside this Business Group

The Data Center & Artificial Intelligence Group (DCAI) is at the heart of Intel’s transformation from a PC company to a company that runs the cloud and billions of smart, connected computing devices. The data center is the underpinning for every data-driven service, from artificial intelligence to 5G to high-performance computing, and DCG delivers the products and technologies—spanning software, processors, storage, I / O, and networking solutions—that fuel cloud, communications, enterprise, and government data centers around the world.

Other Locations

US, TX, Austin; US, CA, Santa Clara; US, MA, Boxborough

Posting Statement

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Benefits

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here. ()

Annual Salary Range for jobs which could be performed in the US $161,230.00-$227,620.00

  • Salary range dependent on a number of factors including location and experience

Working Model

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site.

  • Job posting details (such as work model, location or time type) are subject to change.
  • Salary : $161,230 - $227,620

    If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
    Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

    What is the career path for a Senior Micro-Architect - I/O Memory Management?

    Sign up to receive alerts about other jobs on the Senior Micro-Architect - I/O Memory Management career path by checking the boxes next to the positions that interest you.
    Income Estimation: 
    $123,167 - $152,295
    Income Estimation: 
    $146,673 - $180,130
    Income Estimation: 
    $111,369 - $141,168
    Income Estimation: 
    $131,745 - $167,716
    Income Estimation: 
    $144,503 - $184,592
    Income Estimation: 
    $102,541 - $137,871
    Income Estimation: 
    $153,752 - $200,235
    Income Estimation: 
    $129,363 - $167,316
    Income Estimation: 
    $145,845 - $177,256
    Income Estimation: 
    $147,836 - $182,130
    Income Estimation: 
    $154,597 - $194,610
    Income Estimation: 
    $86,891 - $130,303
    Income Estimation: 
    $112,672 - $149,113
    Income Estimation: 
    $115,719 - $153,093
    Income Estimation: 
    $137,343 - $165,639
    Income Estimation: 
    $135,811 - $184,429
    Income Estimation: 
    $120,390 - $162,969
    Income Estimation: 
    $134,206 - $155,125
    Income Estimation: 
    $171,024 - $193,943
    View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

    Job openings at Intel

    Intel
    Hired Organization Address Albuquerque, NM Full Time
    Job Description The Supply Chain (SC) Optimization Engineer / Modeler role reports into the Supply Chain Solutions team ...
    Intel
    Hired Organization Address Albuquerque, NM Full Time
    Job Description Join the Product Quality Network (PQN) and help deliver world class products that exceed customer expect...
    Intel
    Hired Organization Address Hillsboro, OR Full Time
    Job Description Leads the creation, implementation, and optimization of software tools in support of various domains inc...
    Intel
    Hired Organization Address Portland, OR Full Time
    Manages a team of GPU software professionals including compiler engineers, architects, and other developers who are resp...

    Not the job you're looking for? Here are some other Senior Micro-Architect - I/O Memory Management jobs in the Hillsboro, OR area that may be a better fit.

    Memory Care Coordinator

    MorningStar Senior Management LLC, Portland, OR

    SerDes Micro Architect

    Apple, Beaverton, OR

    AI Assistant is available now!

    Feel free to start your new journey!