Demo

Design Verification Engineer

Intelliswift Software
San Jose, CA Full Time
POSTED ON 1/17/2025
AVAILABLE BEFORE 4/2/2025

ASIC Design Verification Engineer

Full time role.

Sunnyvale, California or Austin, Texas

Note : No hybrid or remote

Job Description & Skill Requirement

Define and implement IP / SoC verification plans, build verification test benches to enable IP / sub-system / SoC level verification.

Develop functional tests based on verification test plan.

Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage.

Debug, root-cause and resolve functional failures in the design, partnering with the Design team.

Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality.

Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry.

Minimum Qualifications

Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience.

5 years of hands-on experience in SystemVerilog / UVM methodology and / or C / C based verification.

Track record of 'first-pass success' in ASIC development cycles.

5 years of experience in IP / sub-system and / or SoC level verification based on SystemVerilog UVM / OVM based methodologies.

Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments.

Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle.

Preferred Qualifications

Experience in development of UVM based verification environments from scratch.

Experience verifying GPU / CPU designs.

Experience with micro-architectural performance verification.

Experience with Design verification of Data-center applications like Video, AI / ML and Networking designs.

Experience with verification of ARM / RISC-V based sub-systems or SoCs.

Experience with IP or integration verification of high-speed interfaces like PCIe, RoCE, DDR, HBM, Ethernet.

Experience in one or more of the following areas along with functional verification - SV Assertions, Formal, Emulation.

Experience working across and building relationships with cross-functional design, model and emulation teams.

Experience with revision control systems like Mercurial(Hg), Git or SVN.

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Design Verification Engineer?

Sign up to receive alerts about other jobs on the Design Verification Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$74,832 - $90,893
Income Estimation: 
$86,835 - $106,101
Income Estimation: 
$91,971 - $119,923
Income Estimation: 
$114,980 - $148,259
Income Estimation: 
$77,439 - $91,585
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Intelliswift Software

Intelliswift Software
Hired Organization Address San Francisco, CA Full Time
Pay rate range - $85 / hr. to $90 / hr. on W2 100% Remote Job Description seeking a Technical Program Manager to drive f...
Intelliswift Software
Hired Organization Address Madison, WI Full Time
Job Details Job Title: Platform Engineer Duration: 12 Months Location: Madison, WI, USA Pay Range: $68.27 - $69.71 per h...
Intelliswift Software
Hired Organization Address New York, NY Full Time
Job Details Job Title: Administrative - Program Coordinator II Duration: 12 Months Location: New York, NY, USA Pay Range...
Intelliswift Software
Hired Organization Address Plano, TX Full Time
Pay rate range - $50 / hr. to $52 / hr. on W2 Schedule : Hybrid - Monday-Thursday onsite, Friday WFH / Remote Top skills...

Not the job you're looking for? Here are some other Design Verification Engineer jobs in the San Jose, CA area that may be a better fit.

Staff Design Verification Engineer

Aeva, Inc., Mountain View, CA

AI Assistant is available now!

Feel free to start your new journey!