Demo

ASIC Digital Design/Verification, Principal Engineer

Marvell Technology
Chandler, AZ Full Time
POSTED ON 2/21/2025
AVAILABLE BEFORE 3/20/2025
About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

As a Digital IC Design Staff Engineer with Marvell, you’ll be a member of the Central Engineering business group. If you picture Marvell as a wheel, Central Engineering is the center hub providing IP to be used by all the other spokes on that wheel, including Automotive and Networking. You’ll be part of a small digital team making a big impact on this organization, working on Automotive Ethernet and Ethernet PHY front-ends.

This team hires some of the biggest problem solvers in Silicon and has a huge impact on the work done at Marvell. The customers served by this team are often other chip companies and big tech companies, familiar names to all candidates.

What You Can Expect

  • Collaborate with Marvell BUs on the design and/or verification of Automotive Ethernet and Copper PHY AFEs.
  • Write clear and concise technical specifications to document the behavior of a design block or subsystem, or create appropriate test plans.
  • Design RTL code in SystemVerilog and/or develop verification environments and test cases in UVM.
  • Lead the development of RTL lint, block-level assertions, code coverage closure, CDC, synthesis, and timing closure (STA).
  • Debug complex design issues using best practices.
  • Write functional coverage items as required to verify a block or subsystem.
  • Lead and setup regressions and be responsible for debugging failures or delegating debug to other verification team members.
  • Collaborate with cross-functional teams, including analog/digital design engineers, verification, and physical design.
  • Maintain a strong internal customer focus with a demonstrated attention to quality.
  • Influence the strategic direction of the digital design and verification collateral.
  • May mentor other engineers in digital design or verification methodologies.

What We're Looking For

  • Bachelor’s in Computer Science, Electrical Engineering, or related fields, with 10-15 years of related professional experience or Master’s, or PhD in Computer Science, Electrical Engineering, or related fields, with 5-10 years of related experience.
  • Technical expertise within the semiconductor ASIC design/verification methodologies and flows.
  • Extensive knowledge of Verilog/SystemVerilog/UVM.
  • Strong programming skills, including object-oriented programming.
  • Knowledge of Ethernet PHY design is desirable.
  • Previous experience with Design-for-Test (DFT) concepts, including Scan and BIST.
  • Excellent analysis, problem-solving, and critical thinking skills.
  • Effective interpersonal, teamwork, and communication skills.
  • Proven ability to work in ASIC design and/or verification roles.

Expected Base Pay Range (USD)

148,500 - 219,780, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation And Benefit Elements

At Marvell, we offer a total compensation package with a base, bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com.

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a ASIC Digital Design/Verification, Principal Engineer?

Sign up to receive alerts about other jobs on the ASIC Digital Design/Verification, Principal Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$162,237 - $199,353
Income Estimation: 
$222,110 - $256,974
Income Estimation: 
$224,976 - $270,947
Income Estimation: 
$205,834 - $254,869
Income Estimation: 
$242,530 - $287,120
Income Estimation: 
$77,439 - $91,585
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$206,482 - $238,005
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Marvell Technology

Marvell Technology
Hired Organization Address Burlington, VT Full Time
About Marvell Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connec...
Marvell Technology
Hired Organization Address Boise, ID Full Time
About Marvell Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connec...
Marvell Technology
Hired Organization Address Santa Clara, CA Full Time
About Marvell Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connec...
Marvell Technology
Hired Organization Address Santa Clara, CA Full Time
About Marvell Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connec...

Not the job you're looking for? Here are some other ASIC Digital Design/Verification, Principal Engineer jobs in the Chandler, AZ area that may be a better fit.

ASIC Digital Design/Verification, Staff Engineer

Marvell Semiconductor, Inc., Chandler, AZ

Senior Verification ASIC FPGA Engineer

EliteTechnical, Scottsdale, AZ

AI Assistant is available now!

Feel free to start your new journey!