Demo

ASIC Engineer, Physical Design

Meta Inc
Sunnyvale, CA Full Time
POSTED ON 2/5/2025
AVAILABLE BEFORE 5/5/2025

Summary :

Meta is hiring ASIC Physical Design Engineers within our Infrastructure organization. We are looking for individuals with experience in backend implementation from Netlist to GDSII in low power and high-performance designs to build efficient System on Chip (SoC) and IP for data center applications.

Required Skills :

ASIC Engineer, Physical Design Responsibilities :

Develop and own physical design implementation of multi-hierarchy low-power and high-performance designs, including physical-aware logic synthesis, floorplan, place and route, clock tree synthesis, static timing analysis, IR drop, EM, and physical verification in advanced technology nodes.

Resolve design and flow issues related to the physical design, identify potential solutions, and drive execution.

Deliver physical design of an end-to-end IP or integration of ASIC / SoC design and point out lower power and higher performance trade-offs.

Define and implement schemes, including semi-custom placement and routing, to improve performance and power.

Work with the RTL design team to understand partition architecture and drive physical aspects early in the design cycle.

Interface with the RTL design team to drive design modifications to resolve congestion / timing issues and implement functional ECO’s.

Use EDA tool-based programming and scripting techniques to automate and improve throughput and quality.

Interact with tool vendors to drive tool fixes and flow improvements. Perform tool evaluations of new vendor tools and functions.

Minimum Qualifications :

Minimum Qualifications :

Currently has, or is in the process of obtaining a Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience. Degree must be completed prior to joining Meta.

Experience in physical design and timing closure.

3 years of experience in interpersonal, teamwork, and demonstrated experience communicating across a broad range of stakeholders and experience interfacing with cross-functional teams, IP, or EDA vendors

Knowledge of RTL2GDSII flow and design tape-outs in 7nm or below process technologies.

Experience with EDA tools like DC / Genus, Innovus / ICC2, Primetime, Redhawk / Voltus, or Calibre.

Hands-on experience in floor planning, place & route, power and clock distribution, and timing convergence of high-frequency designs.

Knowledge of geometry / process / device technology implications on physical design.

Programming / scripting skills : TCL, Python, Perl or Shell.

Preferred Qualifications :

Preferred Qualifications :

Experience in full chip floor planning, partitioning, budgeting, and power grid planning.

Experience with low power implementation, power gating, multiple voltage rails, UPF / CPF knowledge.

Experience in planning, implementing, and analyzing high-speed clock distribution networks. Experience with alternate strategies for clock distribution, including standard trees, mesh, H-Tree, and clock power reduction techniques.

Knowledge of static timing analysis and concepts, defining timing constraints and exceptions, corners / voltage definitions.

Knowledge of Circuit design, device physics, and experience in sub-micron technology.

Experience in the physical design of data-path intensive designs.

Experience in the 3D-IC technology, methodology, and advanced packaging.

Experience in validating Power Distribution Network (PDN), IR / EM, Thermals for 3D-IC.

Public Compensation :

114,000 / year to $166,000 / year bonus equity benefits

Industry : Internet

Equal Opportunity :

Meta is proud to be an Equal Employment Opportunity and Affirmative Action employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, or related medical conditions), sexual orientation, gender, gender identity, gender expression, transgender status, sexual stereotypes, age, status as a protected veteran, status as an individual with a disability, or other applicable legally protected characteristics. We also consider qualified applicants with criminal histories, consistent with applicable federal, state and local law. Meta participates in the E-Verify program in certain locations, as required by law. Please note that Meta may leverage artificial intelligence and machine learning technologies in connection with applications for employment.

Meta is committed to providing reasonable accommodations for candidates with disabilities in our recruiting process. If you need any assistance or accommodations due to a disability, please let us know at accommodations-ext@fb.com.

Salary : $166,000

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a ASIC Engineer, Physical Design?

Sign up to receive alerts about other jobs on the ASIC Engineer, Physical Design career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$206,482 - $238,005
Income Estimation: 
$77,439 - $91,585
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Meta Inc

Meta Inc
Hired Organization Address Bismarck, ND Full Time
Summary : The Horizon Team at Meta is building a social User Generated Content (UGC) platform where people can find peop...
Meta Inc
Hired Organization Address Honolulu, HI Full Time
Summary : The impact you’ll makeDo you want to work on one of the largest, most dynamic, fast-paced networks in the worl...
Meta Inc
Hired Organization Address Santa Fe, NM Full Time
Summary : Meta Platforms, Inc. (Meta), formerly known as Facebook Inc., builds technologies that help people connect, fi...
Meta Inc
Hired Organization Address Rayville, LA Full Time
Manufacturing is a pillar within Meta’s Preconstruction Team supporting datacenter construction. We exist to support the...

Not the job you're looking for? Here are some other ASIC Engineer, Physical Design jobs in the Sunnyvale, CA area that may be a better fit.

ASIC Physical Design Engineer

Efficient Computer Service LLC, Santa Clara, CA

ASIC Physical Design Engineer

Efficient Computer, Fremont, CA

AI Assistant is available now!

Feel free to start your new journey!