Demo

Senior SOC Design Verification Engineer with PCIE (Peripheral Component Interconnect Express)

Prohires
San Francisco, CA Full Time
POSTED ON 2/22/2025
AVAILABLE BEFORE 4/20/2025

Job Details

Hi,
Hope you are doing good,
Role: Senior SOC Design Verification Engineer with PCIE (Peripheral Component Interconnect Express)
Location: Bay Area, CA (Hybrid)

Job Description:

We are seeking an experienced and highly skilled Senior SOC Design Verification Engineer with a strong background in PCIE (Peripheral Component Interconnect Express) to join our team. As a key member of our team, you will play a pivotal role in ensuring the robustness and correctness of our cutting-edge System on Chip (SoC) designs. You will work on complex verification challenges, collaborate with cross-functional teams, and contribute to the delivery of high-quality, innovative semiconductor solutions.

Skill Set:
GLS, CPU Subsystem, C-SV, UVM hands on experience SOC Level Low power UPF

CXL, PCIE, DDR/LPDDR, Ethernet, AMBA Protocol, QSP, SPI, I2C

Key Responsibilities:

Develop and implement verification plans for complex SoC designs, with a focus on PCIE subsystems.

Create and maintain advanced testbenches using System Verilog and UVM (Universal Verification Methodology).

Write and execute test cases to verify functional and performance requirements, particularly for PCIE protocols.

Debug and resolve functional and performance issues in collaboration with design and architecture teams.

Develop and enhance verification environments, including reusable components and checkers for PCIE and related interfaces.

Perform coverage-driven verification and ensure coverage closure.

Collaborate with cross-functional teams to define verification strategies and methodologies.

Mentor junior engineers and contribute to the continuous improvement of verification processes.

Qualifications:

8 years of hands-on experience in SoC design verification, with a strong focus on PCIE protocols.

Expertise in System Verilog and UVM (Universal Verification Methodology).

In-depth knowledge of PCIE specifications (e.g., PCIE Gen3/Gen4/Gen5) and verification methodologies.

Proficiency in developing and debugging complex testbenches and test cases for PCIE subsystems.

Experience with coverage-driven verification and achieving coverage closure.

Familiarity with AMBA protocols (AXI, AHB, APB) and other industry-standard interfaces.

Knowledge of low-power verification techniques and power-aware simulation.

Experience with formal verification tools and methodologies is a plus.

Strong problem-solving skills and attention to detail.

Excellent communication and teamwork skills.

Preferred Skills:

Knowledge of scripting languages such as Python, Perl, or Tcl.

Familiarity with machine learning accelerators or AI/ML-based SoC designs.

Experience with advanced process nodes (e.g., 7nm, 5nm).

What We Offer:

Opportunity to work on cutting-edge SoC designs and innovative technologies.

Collaborative and inclusive work environment.

Competitive compensation and benefits package.

Professional growth and development opportunities.


Thanks & Regards,

SR IT Recruiter
Aravind Kumar
Email:
Employers have access to artificial intelligence language tools (“AI”) that help generate and enhance job descriptions and AI may have been used to create this description. The position description has been reviewed for accuracy and Dice believes it to correctly reflect the job opportunity.

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Senior SOC Design Verification Engineer with PCIE (Peripheral Component Interconnect Express)?

Sign up to receive alerts about other jobs on the Senior SOC Design Verification Engineer with PCIE (Peripheral Component Interconnect Express) career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$206,482 - $238,005
Income Estimation: 
$203,023 - $231,364
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$206,482 - $238,005
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Prohires

Prohires
Hired Organization Address Wyoming, MI Full Time
Job Details Job Description for Data Migration and Integration Resource Rate : $60/hour on W2 Location: Wyoming (Hybrid)...
Prohires
Hired Organization Address Dallas, TX Full Time
Job Details Job Title :- Data Architect Employment Type :- W2 Duration :- Long Term Location :- Dallas TX or Kansas City...
Prohires
Hired Organization Address Dallas, TX Full Time
Job Details Job Title :- C Embedded Engineer Employment Type :- W2 Duration :- Long Term Location :- Dallas, TX (100% on...
Prohires
Hired Organization Address Overland Park, KS Full Time
Job Details Job Title :- Senior AEM Development Lead Employment Type :- W2 Duration :- Long Term Visa Type :- All Visa a...

Not the job you're looking for? Here are some other Senior SOC Design Verification Engineer with PCIE (Peripheral Component Interconnect Express) jobs in the San Francisco, CA area that may be a better fit.

Senior Design Verification Engineer

EDA CAREERS, (Technology Futures Inc)., San Francisco, CA

Senior Design Verification Engineer

Quest Global, San Francisco, CA

AI Assistant is available now!

Feel free to start your new journey!