Demo

Staff, Design for Test Engineer (DFT)

Tenstorrent
Santa Clara, CA Full Time
POSTED ON 12/23/2024
AVAILABLE BEFORE 2/23/2025

The role is Design for Test (DFT) for high-performance designs going into industry leading AI/ML architectures. The person coming into this role will be involved in all implementation aspects from RTL to tapeout for various IPs on the chip. High level challenges include reducing test cost while attaining high coverage, and facilitating debug and yield learnings while minimizing design intrusions. The work is done collaboratively with a group of highly experienced engineers across various domains of the ASIC.

This role is hybrid, based out of Santa Clara, CA or Austin, TX 

We welcome candidates at various experience levels for this role. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting.

Responsibilities:

  • Implementation of DFT features into RTL using verilog.
  • Understanding of DFT Architectures and micro-architectures.
  • ATPG and test coverage analysis using industry standard tools.
  • JTAG, Scan Compression, and ASST implementation.
  • Gate level simulation using Synopsys VCS and Verdi.
  • Support silicon bring-up and debug.
  • MBIST planning, implementation, and verification.
  • Support Test Engineering on planning, patterns, and debug.
  • Develop efficient DFx flows and methodology compatible with front end and physical design flows

 

Experience & Qualifications:

  • BS/MS/PhD in EE/ECE/CE/CS with at least 5 years of industry experience in advanced DFx techniques.
  • DFx experience implementing in finFET technologies.
  • Experience with industry standard ATPG and DFx insertion CAD tools.
  • Familiarity with SystemVerilog and UVM.
  • Fluent in RTL coding for DFx logic including lock-up latches, clock gates, and scan anchors.
  • Understanding of low-power design flows such as power gating, multi-Vt and voltage scaling.
  • Good understanding of high-performance, low-power design fundamentals.
  • Knowledge of fault models including Stuck-at, Transition, Gate-Exhaustive, Path Delay, IDDQ, and Cell Aware.
  • Exposure to post-silicon testing and tester pattern debug are major assets.
  • Experience with Fault Campaigns a plus.
  • Strong problem solving and debug skills across various levels of design hierarchies.

 

Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made.
 
Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer.
 
Due to U.S. Export Control laws and regulations, Tenstorrent is required to ensure compliance with licensing regulations when transferring technology to nationals of certain countries that have been sanctioned by the U.S. government.
 
As this position will have direct and/or indirect access to information, systems, or technologies that are subject to U.S. Export Control laws and regulations, please note that citizenship/permanent residency information and/or documentation will be required and considered as Tenstorrent moves through the employment process.

Salary : $100,000 - $500,000

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Staff, Design for Test Engineer (DFT)?

Sign up to receive alerts about other jobs on the Staff, Design for Test Engineer (DFT) career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$128,874 - $152,513
Income Estimation: 
$148,779 - $177,789
Income Estimation: 
$72,265 - $83,772
Income Estimation: 
$84,546 - $99,351
Income Estimation: 
$84,546 - $99,351
Income Estimation: 
$104,692 - $122,242
Income Estimation: 
$104,692 - $122,242
Income Estimation: 
$128,874 - $152,513

Sign up to receive alerts about other jobs with skills like those required for the Staff, Design for Test Engineer (DFT).

Click the checkbox next to the jobs that you are interested in.

  • Computer Simulation Skill

    • Income Estimation: $72,390 - $94,155
    • Income Estimation: $75,910 - $93,608
  • Cost Estimation Skill

    • Income Estimation: $66,378 - $103,767
    • Income Estimation: $72,477 - $98,579
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Tenstorrent

Tenstorrent
Hired Organization Address Austin, TX Full Time
As the Executive Assistant to the CCO, you will be more than just a gatekeeper—you will be a strategic partner who ensur...
Tenstorrent
Hired Organization Address Santa Clara, CA Full Time
Design and development of emulation infrastructure for high-performance AI/ML engines going into industry leading chiple...
Tenstorrent
Hired Organization Address Santa Clara, CA Full Time
The SOC Architect Architect will lead the development, design, and definition of open architecture standards for chiplet...
Tenstorrent
Hired Organization Address Santa Clara, CA Full Time
As a Toolchain Software Engineer, you will be responsible for developing, maintaining, and improving the toolchain and c...

Not the job you're looking for? Here are some other Staff, Design for Test Engineer (DFT) jobs in the Santa Clara, CA area that may be a better fit.

STAFF SYSTEM DESIGN ENGINEER TEST EQUIPMENT

Joby Aviation, San Carlos, CA

IC Characterization/Test Engineer Intern

Omni Design Technologies, Milpitas, CA

AI Assistant is available now!

Feel free to start your new journey!