Demo

SOC Design Verification Engineer

Glow Networks
Redmond, WA Full Time
POSTED ON 2/9/2025
AVAILABLE BEFORE 4/9/2025

Minimum Qualifications


•Track record of 'first-pass success' in ASIC development cycles.
•Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience.
•8 to 10 years of hands-on experience in SystemVerilog/UVM methodology
•Experience in one or more of the following areas along with functional verification-SV Assertions, Formal, Emulation.
•Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments.

Preferred Qualifications
•Experience verifying GPU/CPU designs.
•Experience in development of UVM based verification environments from scratch.
•Experience with Design verification of Data-center applications like Video, AI/ML and Networking designs.
•Experience with revision control systems like Mercurial(Hg), Git or SVN.
•Experience with IP or integration verification of high-speed interfaces like PCIe, DDR, Ethernet.
•Experience working across and building relationships with cross-functional design, model and emulation teams.

•Define and implement SoC verification plans, build verification test benches to enable sub-system/SoC level verification.
•Develop functional tests based on verification test plan.
•Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage.
•Debug, root-cause and resolve functional failures in the design, partnering with the Design team.
•Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality.
•Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry.

UVM/SV (Priority: 1)
Python/TCL/Perl (Priority: 3)
Synopsys/Cadence EDA Design/Verification tools (Priority: 1)

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a SOC Design Verification Engineer?

Sign up to receive alerts about other jobs on the SOC Design Verification Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$74,832 - $90,893
Income Estimation: 
$86,835 - $106,101
Income Estimation: 
$77,439 - $91,585
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$104,754 - $125,215
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$134,206 - $155,125
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$171,024 - $193,943
Income Estimation: 
$206,482 - $238,005
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Glow Networks

Glow Networks
Hired Organization Address Pompton Plains, NJ Full Time
Duties: -The CT technologist will demonstrate professionalism and service excellence when performing the following tasks...
Glow Networks
Hired Organization Address Pequannock, NJ Full Time
Job Description Job Description Duties : The CT technologist will demonstrate professionalism and service excellence whe...
Glow Networks
Hired Organization Address Chicago, IL Full Time
Job Summary: We are looking for a skilled and reliable Central Office Technician to join our team. The ideal candidate w...
Glow Networks
Hired Organization Address Miami, FL Full Time
Bilingual Customer Service Representative (CSR) - Spanish Reports to: Call Center Supervisor Department: Contact Center ...

Not the job you're looking for? Here are some other SOC Design Verification Engineer jobs in the Redmond, WA area that may be a better fit.

SoC Design Verification Engineer

capgemini, Redmond, WA

AI Assistant is available now!

Feel free to start your new journey!