Recent Searches

You haven't searched anything yet.

2 Senior Staff DV/UVM Manager Jobs in Boise, ID

SET JOB ALERT
Details...
Marvell Technology
Boise, ID | Full Time
$121k-147k (estimate)
1 Week Ago
Marvell Semiconductor, Inc.
Boise, ID | Full Time
$104k-129k (estimate)
3 Months Ago
Senior Staff DV/UVM Manager
$121k-147k (estimate)
Full Time | Durable Manufacturing 1 Week Ago
Save

Marvell Technology is Hiring a Senior Staff DV/UVM Manager Near Boise, ID

About MarvellMarvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.
At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.
Your Team, Your ImpactThe Custom and Compute Business Unit in Marvell is a world leader in advanced node semiconductor engineering. The team is developing high core-count AI compute platforms, 5G and 6G acceleration silicon, and custom ASIC designs for industry leading customers. Designs are large, complex, and challenge current design and manufacturing limits. Multi-die, 2.5D and 3D designs guarantee that Marvell remains at the forefront, delivering the highest and most integrated solutions that customers require.
What You Can ExpectThe Boise, ID team is looking for a Senior Staff DFT Manager. This manager will oversee various DFT related activities.
  • Design verification of DFT IP inserted at RTL level. This verification effort is UVM based.
  • Design verification at block level of various DFT team owned IP.
  • ATE functional pattern development.
  • ATE bring-up activities.
  • Architecture discussions.
  • High-speed IO, DDR, chip to chip,
The ideal candidate for this role has a strong background in UVM based verification, has experience with DFT, and can manage a team of 4 to 6 engineers. If lacking management experience, consideration will be given to a candidate with a history of technically leading small teams.
This role interfaces across the company with other leads, Operations, and Planning. Areas of interest include strong planning skills, strong management ethics, experience dealing with project complications and setbacks, experience dealing with projects that change direction, experience dealing with large designs where the pre-tapeout due diligence is significant, experience dealing with complicated ATE bring-up at both at both wafer and package, RMA knowledge, system to ATE correlation, and understanding DFT architecture sufficient to drive test case development. The work area is broad, and the pace is quick. The ideal candidate is highly organized and able to fall back on best practices to motivate a team and keep projects on schedule.
What We're Looking For
  • Bachelor’s degree in Computer Science, Electrical Engineering or related fields and 5-10 years of related professional experience, or Master’s degree and/or PhD in Computer Science, Electrical Engineering or related fields with 3-5 years of experience.
  • Have 3 years of DV/UVM related experience.
  • Have 3 years of DFT related experience.
  • Have 2 years of DV or DFT related management experience.
  • Experience in one or more of the following required: System Verilog, UVM, Verification Test Plans, Coverage Driven Verification, Code Coverage, verification environments, test case simulation and debug.
  • Technical competency should include block and SOC level verification experience.
  • Role requires managing engineers working DV, pattern generation, and other assignments.
  • DFT is a broad field. Exposure to various areas of DFT is a plus. The candidate may have had exposure to memory BIST as part of a verification assignment. The candidate may have verified a DDR sub-system and later had to deliver patterns for the ATE. There are several ways to have attained DFT experience and all will be considered.
  • Show a pattern of greater and greater responsibility, including complete ownership of an activity.
  • Demonstrate an ability to mentor junior engineers, devising ways and methods to enable them to grow in their careers.
  • Demonstrate an ability to innovate to stay on schedule.
Expected Base Pay Range (USD)151,900 - 224,780, $ per annum
The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.
Additional Compensation And Benefit ElementsAt Marvell, we offer a total compensation package with a base, bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.
This role is eligible for our hybrid work model in which you will be able to split time between working from home and on-site in a Marvell office.
All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.
Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com.

Job Summary

JOB TYPE

Full Time

INDUSTRY

Durable Manufacturing

SALARY

$121k-147k (estimate)

POST DATE

09/01/2024

EXPIRATION DATE

11/01/2024

HEADQUARTERS

HAIDIAN, BEIJING

SIZE

200 - 500

FOUNDED

2004

CEO

MITCHELLLEEGAYNOR

REVENUE

$10M - $50M

INDUSTRY

Durable Manufacturing

Show more

Marvell Technology
Full Time
$108k-129k (estimate)
1 Day Ago
Marvell Technology
Full Time
$108k-129k (estimate)
1 Day Ago