Recent Searches

You haven't searched anything yet.

8 Senior Staff Analog Design Engineer Jobs in Boxborough, MA

SET JOB ALERT
Details...
Synopsys
Boxborough, MA | Full Time
$107k-128k (estimate)
2 Days Ago
Synopsys
Boxborough, MA | Full Time
$133k-153k (estimate)
3 Days Ago
Synopsys
Boxborough, MA | Full Time
$133k-153k (estimate)
4 Days Ago
Synopsys
Boxborough, MA | Full Time
$108k-129k (estimate)
3 Weeks Ago
Synopsys
Boxborough, MA | Full Time
$108k-129k (estimate)
3 Weeks Ago
Qualcomm Technologies, Inc.
Boxborough, MA | Full Time
$114k-137k (estimate)
1 Day Ago
Qualcomm Technologies, Inc.
Boxborough, MA | Full Time
$114k-137k (estimate)
1 Day Ago
Synopsys
Boxborough, MA | Full Time
$96k-114k (estimate)
7 Months Ago
Senior Staff Analog Design Engineer
Synopsys Boxborough, MA
$133k-153k (estimate)
Full Time | Civic & Environmental Advocacy 4 Days Ago
Save

Synopsys is Hiring a Senior Staff Analog Design Engineer Near Boxborough, MA

Job Description And RequirementsThe broad DesignWare IP portfolio includes logic libraries, embedded memories, embedded test, analog IP, interface IP, security IP, embedded processors, and subsystems. To accelerate prototyping, software development and integration of IP into SoCs, Synopsys' IP Accelerated initiative offers IP Prototyping Kits and IP subsystems. Our extensive investment in IP quality, comprehensive technical support and robust IP development methodology enables designers to reduce integration risk and accelerate time-to-market. At Synopsys, you will have the opportunity to find the perfect blend of our exceptional EDA presence and our broad IP portfolio.
Our Solution IP group is ramping up high-performance computing (HPC) demand, therefore we are looking for an enthusiastic applicant to join our team. As an Analog Circuit Design Engineer, you will be working with an immensely creative team to architect, develop, prototype, maintain, document and improve analog & mixed signal circuits.
Job Responsibilities
  • Review SerDes standards and architecture documents to develop analog sub-block specifications.
  • Identify and refine circuit implementations to achieve optimal power, area and performance targets.
  • Propose design and verification strategies that efficiently use simulator features to ensure highest quality design.
  • Oversee physical layout to minimize the effect of parasitic, device stress, and process variation.
  • Collaborate with digital RTL engineers on the development of calibration, adaptation and control algorithms for analog circuits.
  • Present simulation data for peer and customer review.
  • Mentor and Review the progress of junior engineers.
  • Document design features and test plans.
  • Consult on the electrical characterization of your circuit within the SerDes IP product.
Job Requirements
  • PhD with 5 years, or MSc with 8 years of SerDes/High-Speed analog design experience.
  • In-depth familiarity with transistor level circuit design - sound CMOS design fundamentals.
  • Silicon-proven experience implementing circuits for the TX, RX and Clock paths within a SerDes
  • Detailed design experience with several of the following SerDes sub-circuits: receiver equalizers, data samplers, voltage/current-mode drivers, serializers, de-serializers, voltage-controlled oscillator, phase interpolator, delay-locked loop, phase-locked loop, bandgap reference, ADC, DAC
  • Experience optimizing FinFET CMOS layout to minimize the effect of parasitic resistance and capacitance, and to reduce the effects of local device mismatch and proximity effects.
  • Direct customer engagements and interaction on high speed PHY such as SERDES, DDR or HBM is a strong plus
  • Prior experience on products/test chips bring up, lab debug and simulations to silicon correlation is highly desirable
  • Awareness of ESD issues (i.e. circuit techniques, layout). and design for reliability (i.e. electro-migration, IR, aging, etc.)
  • Experience with EDA tools for schematic entry, physical layout, and design verification
  • Understanding of SPICE simulators and simulation methods
  • Knowledgeable in Verilog-A for analog behavioral modeling and simulation-control/data-capture.
  • Experience with TCL, Perl, C, Python, MATLAB
  • Ability to provide automation for rapid and dynamic design needs is highly sought-after
The base salary range across the U.S. for this role is between $134,000-$200,000. In addition, this role may be eligible for an annual bonus, equity, and other discretionary bonuses. Synopsys offers comprehensive health, wellness, and financial benefits as part of a competitive total rewards package. The actual compensation offered will be based on a number of job-related factors, including location, skills, experience, and education. Your recruiter can share more specific details on the total rewards package upon request.
Our Silicon IP business is all about integrating more capabilities into an SoC—faster. We offer the world’s broadest portfolio of silicon IP—predesigned blocks of logic, memory, interfaces, analog, security, and embedded processors. All to help customers integrate more capabilities. Meet unique performance, power, and size requirements of their target applications. And get differentiated products to market quickly with reduced risk.
At Synopsys, we’re at the heart of the innovations that change the way we work and play. Self-driving cars. Artificial Intelligence. The cloud. 5G. The Internet of Things. These breakthroughs are ushering in the Era of Smart Everything. And we’re powering it all with the world’s most advanced technologies for chip design and software security. If you share our passion for innovation, we want to meet you.
Inclusion and Diversity are important to us. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, gender identity, age, military veteran status, or disability. Job CategoryEngineering
CountryUnited States
Job SubcategoryAnalog Design
Hire TypeEmployee
Base Salary Range$134,000 to $200,000

Job Summary

JOB TYPE

Full Time

INDUSTRY

Civic & Environmental Advocacy

SALARY

$133k-153k (estimate)

POST DATE

06/24/2024

EXPIRATION DATE

07/12/2024

WEBSITE

synopsys.com

HEADQUARTERS

IRVINE, CA

SIZE

15,000 - 50,000

FOUNDED

1986

TYPE

Public

CEO

MAHA HAIDER

REVENUE

$3B - $5B

INDUSTRY

Civic & Environmental Advocacy

Related Companies
About Synopsys

Synopsys helps technology companies develop electronic products and software by providing electronic design automation for design and verification of silicon chips, as well as providing tools for software quality and security testing.

Show more

Synopsys
Full Time
$93k-117k (estimate)
1 Day Ago
Synopsys
Full Time
$143k-175k (estimate)
2 Days Ago
Synopsys
Full Time
$220k-249k (estimate)
2 Days Ago